Potentials of R - PowerPoint PPT Presentation

1 / 58
About This Presentation
Title:

Potentials of R

Description:

School of Electrical Engineering, University of Belgrade, Serbia. Senior Consultant: ... Robert Richardson, Cornell (Kluwer-Academics) Jerome Friedman, MIT (IOS Press) ... – PowerPoint PPT presentation

Number of Views:140
Avg rating:3.0/5.0
Slides: 59
Provided by: goran4
Category:
Tags: potentials

less

Transcript and Presenter's Notes

Title: Potentials of R


1
Potentials of RD for ICT in Cooperation with
IPSI Belgrade

An Overview of IPSI Belgrade Projects for
High-Tech Computer Industry in the USA and EU
2
IPSI Belgrade
  • IPSI Belgrade - Jointly founded by German
    and Serbian capital
  • Some of the partners - Fraunhofer IPSI,
    Darmstadt, Germany - Humboldt, Berlin,
    Germany - StorageTek, Colorado, USA -
    Panthesis (a spin-off of Boeing), Washington,
    USA - Telecom Italia Learning Services,
    LAquila, Italy - HiTech Italia Consulting
    Services, Amalfi, Italy - NYU, School of
    Continuous Professional Studies, USA -
    Purdue, School of Technology, USA

3
Employees and Associates
  • CEOProf. Dr. Veljko Milutinovic, Fellow of the
    IEEE,School of Electrical Engineering,
    University of Belgrade, Serbia
  • Senior ConsultantProf. Dr. Erich NeuholdIPSI
    Fraunhofer, Darmstadt, Germany
  • StaffToskov Ivan (CMO), Vujovic Ivana (CPO),
    Omerovic Sanida (CFO), Vujnovic Damjan (CTO),
    Jovic Darko (CRO), Babovic Zoran (CDO), Krunic
    Jelena (COO), Labus Mirjana (CCO), Milutinovic
    Darko, Nikezic Gavro, Skundric Nikola, Minic
    Predrag, Korolija Nenad, Rudan Sasa, Rudan
    Sinisa, Ivan Markovic, Aleksandar Stojanovski,
    Kovacevic Alexandra, Marija Topovic, etc

4
(No Transcript)
5
Selected IPSI Belgrade Services
  • Workspaces of the Future- Environments for
    Cooperative Working and Learning- Virtual
    Information and Knowledge Environments- Mobile
    Interactive Media- Open Adaptive Information
    Management Systems- Publication Engineering and
    Technology- Hardware Design and Operating
    Systems- Networks and WWW- Infrastructure for
    E-Business on the Internet

6
General Project Structure
  • Industrial Research
  • Phase 1 Survey, and Generation of
    Embryonic Ideas
  • Phase 2 Analytic Analysis and Comparison
    (1K)
  • Phase 3 Simulation Analysis and Comparison
  • Phase 4 Implementation Analysis and
    Comparison

7
General Project Structure
  • Industrial Development
  • Phase 1 Product Requirements
  • Phase 2 Intra Module Coding
  • Phase 3 Inter Module Integration
  • Phase 4 Exhaustive Verification

8
Some Recent Educ Projects
  • Frankfurt/M, Frankfurt/O, Magdeburg, Berlin,
    Hagen, Koblenz, Kaiserslautern, Erlangen, TUM,
    IPSI FhG, Karlsruhe, Ulm, ...
  • NYU, Purdue, Dartmouth, Hawaii,
  • Modena, Ferrara, Siena, Pisa, Salerno, Napoli,
  • Tech De Monterrey, Tech De Durango, UNAM, La
    Salle,
  • St. Marys, Dalhousie,
  • RIT, Skoevde, Karlskrona, Karlstadt,
  • Valencia, Barcelona, Madrid, Oviedo,

9
Some Recent RD Projects
  • NCR, Encore/Compaq/HP, SUN, Intel,
  • Comshare, Zycad, QSI, Virtual,
  • TechnologyConnect, BioPop, eT, MainStreetNetworks,
  • Salerno, Pisa, Siena, LAquila, ...
  • Ulm, Darmstadt,

10
Internet Servers
11
NCR NextGen PC for E-Business
  • Cache coherence maintenance Hardware approach
  • Cache coherence maintenance Software approach
  • Accelerator chip for windowing
  • Accelerator board for dbase applications
  • Prefetching on the "silence" for disk cacheing
  • Accelerator chip for text compression
  • Accelerator chip for JPEG/MPEG

12
SMP in Action

M
P
13
ENCORE/COMPAQ/HP
  • Improved RMS for PC, and its prototype
  • The RM/MC for PC approach, and its analysis
  • Simulation of selected DSM approaches, and
    their comparison (RMS, KSR, and SCI)
  • Search for the optimal RMS inteconnect
    technology

14
DSM in Action
15
Prologue
16
Epilogue
17
Cutting the Edge
  • Top Down Technologies
  • i860
  • Selected microprocessor models
  • QSI
  • An ATM router chip
  • In-memory processing

18
Response Industry
19
Response Academia
Flynn, M. J., Computer Architecture, Jones and
Bartlett, USA (96)position 1 (12
citations) Bartee, T. C., Computer Architecture
and Logic Design, McGraw-Hill, USA (91)position
1 (2 citations) Tabak, D., RISC Systems (RISC
Processor Architecture), Wiley, USA (91)position
1s (6 citations) Stallings, W., Reduced
Instruction Set Computers (RISC Architecture),
IEEE CS Press, Los Alamitos, California, USA
(90)position 1s (3 citations) Heudin, J. C.,
Panetto, C., RISC Architectures, Chapman-Hall,
London, England (92)position 3s (2
citations) van de Goor, A. J., Computer
Architecture and Design, Addison Wesley, Reading,
Massachusetts, USA (2nd printing, 91)position 4s
(3 citations) Tannenbaum, A., Structured Computer
Organization (Advanced Computer Architecures),
Prentice-Hall, USA (90)position 5s (4
citations) Feldman, J. M., Retter, C. T.,
Computer Architecture, McGraw-Hill, USA
(94)position 7s (2 citations) Stallings, W.,
Computer Organization and Architecture,
Prentice-Hall, USA (96)position 9s (3
citations) Murray, W., Computer and Digital
System Architecture, Prentice-Hall, USA
(90)position gt10s (2 citations) Wilkinson, B.,
Computer Architecture, Prentice-Hall, USA
(91)position gt10 (2 citations) Decegama, A., The
Technology of Parallel Processing (Parallel
Processing Architectures), Prentice-Hall, USA
(90)position gt10s (2 citations) Baron, R. J.,
Higbie, L., Computer Architecture,
Addison-Wesley, USA (92)position gt10s (1
citation) Tabak, D., Advanced Microprocessors
(Microcomputer Architecture), McGraw-Hill, USA
(95)position gt10s (1 citation) Zargham, M. R.,
Computer Architecture, Prentice-Hall, USA
(96)position gt10s (1 citation) Hennessy, J. L.,
Patterson, D. A., Computer Architecture A
Quantitative Approach, Morgan-Kaufmann, USA
(96)na (0 citations) Hwang, K., Advanced
Computer Architecture, McGraw-Hill, USA (93)na
(0 citations) Kain, K., Computer Architecture,
Addison-Wesley, USA (95)na (0 citations)
20
N.B.
ERRORS MADE
LESSONS LEARNED
21
1
22
2
23
3
24
The Split Temporal/Spatial Cache
  • Veljko Milutinovic, Boris Markovic, Milo
    Tomaevic, Aleksandar Milenkovic,

    and MarkTremblay
  • IFACT
  • Department of Computer Engineering
    School of Electrical Engineering
    University of
    Belgrade POB
    35-54 11120 Beograde,
    Serbia
  • ?

__________________________________________________
_________________________ Boris Markovic is
with the University of Montenegro, Podgorica,
Montenegro Mark Tremblay is with the SUN
Microsystems, Palo Alto, California, USA
25


MM
RUN.time
  • C2.temp
  • COMPILE.time

C1.spat
  • C1.temp

PFB
SPLIT TEMPORAL/SPATIAL CACHE
26
The Injection Cache
Veljko Milutinovic, Aleksandar Milenkovic, Davor
Magdic, and Gad Sheaffer
IFACT Department of Computer Engineering
School of Electrical Engineering
University of Belgrade
POB 35-54 11120 Beograde, Serbia
?
__________________________________________________
______________________ Gad Sheaffer is with
the Intel Corporation, Beverton, Oregon, USA
27

PRODUCER
IN
CONSUMER
EARLY
LATE
C2
t
t
C1
c
P
CACHE INJECTION
28
Integrated Systems
29
VLSI Detection
for Internet/Telephony Interfaces
Goran Davidovic, Miljan Vuletic, Veljko
Milutinovic, Tom Chen, and Tom Brunett
?
eT
30

USERS...
. . .
Superposition/DETECTION
Superposition/DETECTION
SPECIALIZED
INTERNET
REMOTE
SITE
SERVICE
PROVIDER
HOME/OFFICE/FACTORY AUTOMATION ON THE INTERNET
31
Reconfigurable FPGA for EBI
Boidar Radunovic, Predrag Kneevic, Veljko
Milutinovic, Steve Casselman, and John
Schewel
?
Virtual
32

USERS
. . .
SPECIALIZED
INTERNET
SERVICE
PROVIDER
VCC
VCC
CUSTOMER SATISFACTION vs CUSTOMER PROFILE
33
Browser Acceleration
Gvozden Marinkovic, Dragan Jandric, Vladimir
Ivanovic,
Veljko Milutinovic, and Tom Chen
?
MainStreetNetworks
34
What is the Major Bottleneck?Rendering!


35
BioPoP
  • Veljko Milutinovic, Vladimir Jovicic, Milan
    Simic,
  • Bratislav Milic, Milan Savic, Veljko Jovanovic,
  • Stevo Ilic, Djordje Veljkovic, Stojan Omorac,
  • Nebojsa Uskokovic, and Fred Darnell

?
  • isItWorking.com

36
Testing the Infrastructure for EBI
  • Phones
  • Faxes
  • Email
  • Web links
  • Servers
  • Routers
  • Software
  • Statistics
  • Correlation
  • Innovation

37
CNUCEIntegration and Dataminingon Ad-Hoc
Networks and the Internet
Veljko Milutinovic, Luca Simoncini,
and Enrico Gregory
?
University of Pisa, Santanna, CNUCE
38

GSM
Internet
DM
Ad-Hoc
Ad-Hoc
39
Intelligent Search
40
Genetic Search with Spatial/Temporal Mutations
Jelena Mirkovic, Dragana Cvetkovic, and Veljko
Milutinovic
?
Comshare
41
Drawbacks of INDEX-BASED Time
to index rankingAdvantages of LINKS-BASED

Mission critical applications
customer tuned ranking
Well organized markets Best first search If
elements of disorder G w DB mutations Chaotic
markets G w S/T mutations
Provider
42
e-Banking on the Internet
  • Milo Kovacevic,Veljko Milutinovic, Marco
    Gori, and Roberto Giorgi

?
University of Siena
43
Bottleneck1 Search for Clients and Investments
1472
University of Siena Banco di Monte dei Paschi
44
Infrastructure for Collaboration
45
Technology Transfer
Veljko Milutinovic, Wendy Chin, Bob Richardson,
and Jerome Friedman
?
TechnologyConnect.com
46

216 B lt10 lt1
47
SocratenonDistant Web Education Engine
Nenad Nikolic, Milan Milicevic, Milan Trajkovic,
Dragan Milicev, Veljko Milutinovic, and Massimo
Desanto
?
University of Salerno
48

49
SSGRROrganizing Conferences via the Internet
Zoran Horvat, Natasa Kukulj, Vlada Stojanovic,
Dusan Dingarac, Marjan Mihanovic, Miodrag
Stefanovic,Dusan Savic, Bratislav Milic,
Zaharije Radivojevic, Ivana Vujovic, and Ivan
Toskov, Veljko Milutinovic, and Frederic
Patricelli
?
SSGRR, LAquila
50

2000 Arno Penzias 2001 Bob Richardson 2002 Jerr
y Friedman 2003 Harry Kroto

51
University of UlmReverse Engineering of
GeForce2-4
  • Sasa Jandric, Zaharije Radivojevic, Milos
    Cvetanovic, and Veljko Milutinovic

?
52
010101000001101101
  • Developing system control programs (drivers) for
    GeForce 2-4, for the Plurix operating system
  • Main advantage of the GeForce chip (called
    graphical processor) is the use of 3D
    accelerating functions
  • Reversed engineering is used as a technology for
    finding previous information on the GeForce chip

53
IPSI FhG DarmstadtInternet 3D Gallery

Marinkovic Ivan, Stojanovski Aleksandar,
Radakovic Miroslav, Nikezic Gavro, Skundric
Nikola, Milutinovic Darko, Zivic Marko, Anucojic
Goran, Vujovic Ivana, Toskov Ivan, and
Milutinovic Veljko
?
54
Dream Search
  • Creating Web based art gallery with look and
    feel of the real world exhibitions
  • Dynamically generated, with content based search
    engine (including image recognition)
  • Made in ASP.NET using C as code-behind, and
    ADO.NET for database access database server is
    SQL Server 2000 communication with the database
    through XML 3D designed with VRML

55
3D MMI
56
Summary
  • The worlds best journals - IEEE
  • A European record in ICT (50)
  • Books with Nobel Laureates (7)
  • Kenneth Wilson, Ohio (North-Holland)
  • Leon Cooper, Brown (Prentice-Hall)
  • Robert Richardson, Cornell
    (Kluwer-Academics)
  • Jerome Friedman, MIT (IOS Press)
  • Herb Simon (Kluwer-Academics)
  • Harold Kroto (?)
  • de Gennes (?)

57
The On-Going RD
  • Fraunhofer IPSI, Darmstadt, Germany
  • MindMelt CellPhoneGames, Frankfurt, Germany
  • StorageTek, Colorado, USA
  • Panthesis, Washington, USA

58


http//galeb.etf.bg.ac.yu/vmhttp//www.ipsi.co.yu
/ e-mail vm_at_etf.bg.ac.yu office_at_ipsi.co.yu
Write a Comment
User Comments (0)
About PowerShow.com