Course Overview - PowerPoint PPT Presentation

1 / 8
About This Presentation
Title:

Course Overview

Description:

Buss formats. Signals Addr, Data, Control. Hierarchical Bus Structures. Bus Timing ... Buses. Micro operations. Hardwire design. Microprogramming. Vertical ... – PowerPoint PPT presentation

Number of Views:68
Avg rating:3.0/5.0
Slides: 9
Provided by: adria216
Category:
Tags: buss | course | overview

less

Transcript and Presenter's Notes

Title: Course Overview


1
Course Overview
2
Final Exam Monday December 11th at 200 30
from part one one questions(s) from midterm
1 30 from part two one question(s) from
midterm 2 30 from part three 10 from
project Assignments I will be emailing each
of you and telling you of any assignment I
believe is missing. Let me know if you disagree.
3
First part
Chapter 3 Busses, Timing, and Signals. Buss
formats Signals Addr, Data, Control
Hierarchical Bus Structures Bus Timing
Physical structure of busses and noise control
R/W sequences Sync Async bus
communication Bus master arbitration
  Chapter 4 Cache Memory Cache
structures Direct Assoc
Set Assoc Tradeoff strategies
Replacement strategy Write through
Write back  
4
First part
Chapter 5 Internal Memory Types of memory
and advantages/disadvantages Memory
organization SRAM vs DRAM Timing of
DRAM and challenges, SDRAM RAMBUS Hamming
Code Chapter 6 External Memory
Storage options tradeoffs Physical
description and implications Organization of
data RAID concept understanding
strategies Timing delay, seek,
transfer   Chapter 7 Input/Output Devices
Programming and Interfacing I/O Controller
Organization Programmed and Interrupt
Transfers DMA Protocols I/O Channels
5
Second part
Chapter 8 Operating System Support Types
Scheduling State Model Queues
Memory Management Swapping
Partitioning Paging Virtual memory and
paging tables Segmentation Chapter 11
Instruction Sets Addressing modes Stack
Operations Variable and fixed length
instructions - implications
6
Second part
Chapter 12 Processor Structure Internal Memory
data transfer Instruction Cycle
Pipelining Branches with pipelining
Predictions   Chapter 13 Reduced Instruction Set
Computers Large Register Sets vs Cache
Register Windows Symbolic assignment of
registers and conversion to physical registers
CISC vs RISC RISC Pipeline optimization
7
Third part
Chapter 14 Instruction level Parallelism and
Superscalar Processors Superpipelining
Superscalar Architecture Instruction
dependencies (data dependency, output dependency,
antidependency) Out of order instruction issue
and completion Register renaming   Chapter 15
IA-64 Architecture Predicated execution of
instructions Control speculation Data
speculation Bundling instruction mapping  
8
Third part
Chapter 16 17 The Control Unit and
Microprogramming Control unit organization
Buses Micro operations Hardwire design
Microprogramming Vertical
Horizontal Micro instruction formats
One address Two address Multiple
formats
Write a Comment
User Comments (0)
About PowerShow.com