Reliability Degradation Characteristics of - PowerPoint PPT Presentation

1 / 45
About This Presentation
Title:

Reliability Degradation Characteristics of

Description:

High-K/metal gate stacks will be required in sub 45nm nodes technology. ... Two mechanisms were proposed for TDDB. Interfacial layer initiated breakdown ... – PowerPoint PPT presentation

Number of Views:107
Avg rating:3.0/5.0
Slides: 46
Provided by: NUS158
Category:

less

Transcript and Presenter's Notes

Title: Reliability Degradation Characteristics of


1
Reliability Degradation Characteristics of
Ultra-thin Gate Dielectrics for Nano-CMOS
Application
J.F. Kang
Institute of Microelectronics Peking University
Beijing 100871, China
2
Acknowledgment
N. Sa, B.G. Yan, H. Yang, J.F. Yang, Z.L. Xia
(IME, PKU) X.Y. Liu, R.Q. Han, Y.Y. Wang (IME,
PKU) D.-L. Kwong (ECE, UT Austin) H.Y. Yu
(IMEC) C. Ren, M-F. Li, D.S.H. Chan (SNDL, NUS)
C. C. Liao, Z. H. Gan, M. Liao, J. P. Wang, and
W. Wong (SMIC)
3
Outline
  • Introduction
  • Reliability characteristics of ultra thin gate
    dielectrics
  • HfO2 gate stack
  • High temperature annealing effect
  • TDDB, PBTI, and NBTI
  • SiON in pMOS
  • Dynamic NBTI
  • S/D bias effect on NBTI
  • Summary

4
  • Introduction
  • Leading-edge production technology of CMOS has
    scaled down to sub 90nm nodes.
  • SiON gate dielectrics are used in 90nm and 65nm
    nodes technology.
  • High-K/metal gate stacks will be required in sub
    45nm nodes technology.

5
  • Introduction (SiON)
  • NBTI in p-MOS is a critical reliability issue for
    CMOS with SiON gate dielectric
  • NBTI is in general attributed to
    reaction-diffusion (R-D) model involving
    interfacial bond breaking followed by a diffusion
    process of hydrogen species (S. Mahapatra et al,
    IEDM2004, p.105)

6
R-D model (S. Mahapatra et al, IEDM2004, p.105
S. Ogawa and N. Shiono, PRB 51, 4218, 1995)
7
  • Introduction (SiON)
  • Mechanisms of NBTI under various operation modes
    is not clear
  • Release of hydrogen from Si-H bonds followed by
    the lateral motion of protons along the interface
    (X.J. Zhou et al, APL 84, p.4394, 2004)
  • Re-passivation effect of interface trap during
    the post stress phase (T. Yang et al, EDL 26,
    p.758, 2005)
  • Hot carrier effect on NBTI (D. Saha et al, EDL
    27, p.188, 2006)
  • Hole energy effect on NBTI due to broken Si-H and
    Si-O bonds (D. Varghese et al, EDL 26, p.527,
    2005)

8
  • Introduction (SiON)
  • The characteristics of NBTI under various
    operation modes need to be identified
  • Dynamic NBTI has been demonstrated the
    significant difference with static NBTI (G. Chen
    et al, IRPS 2003, p.196 M. Ershov et al, APL 83,
    p.1647, 2003)
  • There is few report on NBTI characteristics in
    S/D bias mode (N.K. Jha et al, IPRS 2005, p.524)
  • We will address the S/D bias effect on NBTI

9
  • Introduction (HfO2 gate stack)
  • Severe reliability problems exist in high K/metal
    gate stacks due to high pre-existing charge
    trapping in the stacks (A. Shanware et al, IRPS
    2003 C. Shen et al, IEDM 2004)
  • High temperature RTA ( gt900oC) is effective to
    reduce the preexisting charge trapping in high K
    gate stack (G.D. Wilk,VLSI 2002)
  • However, high temperature RTA usually causes
    significant EOT increase (C.S. Kang, VLSI 2002 )

10
  • Introduction (HfO2 gate stack)
  • We have demonstrated the HfN/HfO2 gate stack is
    robust thermally stable (H. Yu et al,
    IEDM03)
  • EOT increase is negligible after a high
    temperature annealing on the stack (PGA)
  • We could expect the excellent reliability and
    sub-1 nm EOT to be achieved simultaneously

11
  • In this talk, I will address
  • HfO2 gate stack
  • High temperature annealing effect on EOT and
    reliability
  • Intrinsic characteristics of TDDB, PBTI, and NBTI
    in HfN/HfO2 gate stack fabricated by high
    temperature process
  • SiON
  • DNBT characteristics and nitrogen effect
  • S/D bias effect on NBTI

12
Experiments (HfO2 gate stack)
  • High K gate stack devices were fabricated by
    using a high temperature process (a gate first
    process )
  • DHF-last pre-gate cleaning process
  • Deposition of HfO2 gate dielectrics using a MOCVD
    cluster tool (deposited at 400oC followed by a
    700oC PDA in N2 for 1 min)
  • Deposition of TaN/HfN metal gate stack by PVD
  • Gate patterning by using RIE
  • (Followed by S/D implantations for MOSFET
    devices)
  • RTA in N2 at 950oC or 1000oC for 30s

13
Experiment (SiON)
  • P poly-Si MOSFETs were fabricated using a 90nm
    CMOS technology.
  • SiON gate dielectrics RTO Plasma
    NitridationPDA
  • Static and Dynamic stresses were performed _at_ RT
    and 125oC
  • S/D bias0
  • Various S/D biases

14
Outline
  • Introduction
  • Reliability characteristics of ultra thin gate
    dielectrics
  • HfO2 gate stack
  • High temperature annealing effect
  • TDDB, PBTI, and NBTI
  • SiON in pMOS
  • Dynamic NBTI
  • S/D bias effect on NBTI
  • Summary

15
  • High temperature annealing effect
  • High temperature process causes the significant
    reduction of bulk charge trapping in HfN/HfO2
    gate stack (J.F. Kang et al, ESL 8 G311-G313
    2005)
  • After a high temperature
  • (gt900oC) process
  • Hysteresis-
  • Significant reduction
  • Extra inversion capacitance-
  • Disappearance

16
  • High temperature annealing effect
  • Scalability of HfN/HfO2 gate stack (MOSC) (J.F.
    Kang et al, ESL 8 H. Yu et al, IEDM03)

0.75 nm EOT (W/ SN) and 0.91 nm EOT (W/O SN) were
achieved in MOSC undergoing a 1000oC PGA process
17
  • High temperature annealing effect
  • Scalability of HfN/HfO2 gate stack (MOSC)

The robust thermal stability could be attributed
to barrier effect of HfN layer against oxygen
diffusion into HfO2/Si interface, which
effectively suppresses the growth of IL during
high temperature RTA
1000oC RTA
FGA
18
  • High temperature annealing effect
  • Scalability of HfN/HfO2 gate stack (MOSFET)
    (J.F. Kang et al, EDL 26 ,2005)

0.95 nm EOT and low gate leakage (9.7X10-5A/cm2
_at_VFB1V and 1.3X10-3A/cm2 _at_VFB-1V ) are achieved
in HfN/HfO2 gated nMOSFET
19
  • High temperature annealing effect

Well-behaved device performances are achieved in
the 0.95 nm EOT nMOSFET (J.F. Kang et al, EDL 26,
p.237, 2005)
20
  • Reliability of HfN/HfO2 gate stack
  • TDDB
  • Polarity dependent TDDB had been reported in
    devices with high-k dielectrics (,,)
  • Two mechanisms were proposed for TDDB
  • Interfacial layer initiated breakdown
  • Bulk layer initiated breakdown
  • E-field dependent TDDB will be shown

R. Degraeve, et all IRPS 2003. Wei Yip Loh,
et all IEDM 2003. Y. H. Kim, et all Device
Research Conference, 2003.
21
  • Reliability of HfN/HfO2 gate stack
  • Intrinsic TDDB characteristics (J.F. Kang et al,
    submitted to T-ED)
  • Nearly constant slopes for different areas are
    the indication of the intrinsic TDDB (A. S.
    Oates, IEDM, p.923, 2003 )
  • Observed TDDB in the HfO2 gate stack fabricated
    by a high temperature process is intrinsic

22
  • Reliability of HfN/HfO2 gate stack
  • E-field dependent TDDB (J.F. Kang et al,
    submitted to T-ED)
  • Under low E-fields, constant weibull slope
    indicates IL initiated breakdown
  • Under high electric field, the E-field dependent
    weibull slope indicates bulk initiated breakdown

23
  • Reliability of HfN/HfO2 gate stack
  • E-field dependent TDDB (J.F. Kang et al,
    submitted to T-ED)
  • Under high E-fields, hole trapping behavior was
    observed
  • Under low E-fields, electron trapping behavior
    was observed

24
  • Reliability of HfN/HfO2 gate stack
  • E-field dependent TDDB (J.F. Kang et al,
    submitted to T-ED)
  • High energetic holes or electrons trapping
    dominate the dielectric breakdown (K. Torii et
    al, in IEDM p.129-132, 2004 )
  • Under a high CVS, hole trapping in HfO2 bulk is
    dominant
  • Under a low CVS, electron trapping in IL layer is
    dominant due to the higher E-field in IL layer
    based on Gauss law eILEILeBulkEBulk

25
  • Reliability of HfN/HfO2 gate stack
  • BTI (J.F. Kang et al, submitted to T-ED)
  • Under positive stressing, negligible Vt shifts
    were observed both in nMOS and pMOS

26
  • Reliability of HfN/HfO2 gate stack
  • BTI (J.F. Kang et al, submitted to T-ED)
  • Under negative stressing, significant Vt shifts
    were observed both in nMOS and pMOS devices

27
  • Reliability of HfN/HfO2 gate stack
  • BTI (J.F. Kang et al, submitted to T-ED)

Vt shifts is bias polarity dependent for nMOSFET
28
  • Reliability of HfN/HfO2 gate stack
  • BTI (J.F. Kang et al, submitted to T-ED)

Vt shifts is bias polarity dependent for pMOSFET
29
  • Reliability of HfN/HfO2 gate stack
  • NBTI in pMOS
  • DCIV indicates increasing interfacial traps under
    NBT
  • Increasing hysteresis indicates the generation of
    new bulk traps during NBT stressing

30
  • Reliability of HfN/HfO2 gate stack
  • NBTI in p-MOS
  • NBTI well fitted by R-D model was observed (S.
    Zafar et al, VLSI04 p.208)
  • Intrinsic NBTI similar to SiO2-devices could be
    attributed to the breaking of Si-H bonds followed
    by the H species diffusion

31
  • Reliability of HfN/HfO2 gate stack
  • PBTI in n-MOS (N. Sa et al, EDL 26, p.610, 2005 )
  • At room temperature, a turn-around phenomenon
    was observed. (left)
  • Negative Vt shifts was observed and shows strong
  • dependence on temperature and electrical field.
    (right)

32
  • Reliability of HfN/HfO2 gate stack
  • PBTI in n-MOS (N. Sa et al, EDL 26, p.610, 2005 )
  • The increased S with stressing time indicates
    the increased interfacial trap density
  • PBTI fitted by R-D model was observed and the
    slop was 0.6 corresponding to the process of the
    charged species diffusion

33
  • Reliability of HfN/HfO2 gate stack
  • PBTI in n-MOS (N. Sa et al, EDL 26, p.610, 2005 )
  • Intrinsic PBTI fitted by R-D model is observed
  • PBTI can be explained by the breaking mechanism
    of Si-O bonds in IL induced by the injected
    electrons

34
  • Reliability of HfN/HfO2 gate stack
  • PBTI in n-MOS (N. Sa et al, EDL 26, p.610, 2005 )
  • The breaking mechanism of Si-O bonds induced by
    the injected electrons was confirmed by the
    measurement on activation energy

35
Outline
  • Introduction
  • Reliability characteristics of ultra thin gate
    dielectrics
  • HfO2 gate stack
  • High temperature annealing effect
  • TDDB, PBTI, and NBTI
  • SiON in pMOS
  • Dynamic NBTI
  • S/D bias effect on NBTI
  • Summary

36
  • Reliability of SiON gate dielectric
  • DNBTI characteristics
  • Frequency dependent NBTI _at_ AC stressing

37
  • Reliability of SiON gate dielectric
  • DNBTI characteristics
  • Frequency dependent NBTI is related to the
    generation of interface traps

38
  • Reliability of SiON gate dielectric
  • DNBTI characteristics
  • Process of Nit generation and passivation
    associated with Si-H bonds meets the R-D model in
    DC and AC modes

39
  • Reliability of SiON gate dielectric
  • DNBTI characteristics
  • Origin of frequency dependent DNBTI could be
    attributed to the nitrogen trapping effect on
    diffused H species
  • The trapped H species will not be responsible for
    the re-passivation of Si-H bonds during recover
    phase

40
  • Reliability of SiON gate dielectric
  • S/D bias effect on NBTI
  • In low Vds region, NBTI is consistent with one
    predicted by R-D model (S. Mahapatra et al, EDL
    51, p.1371, 2004)
  • Anomalous E-field dependent NBTI was observed in
    high Vds region
  • More severe NBTI with S/D bias was observed in
    the short channel devices

41
  • Reliability of SiON gate dielectric
  • S/D bias effect on NBTI
  • Time evolution of ?Vth obeys a power law depicted
    by generalized reaction-diffusion (R-D) model
  • The mechanism involving the release of hydrogen
    from Si-H bonds followed by H species diffusion
    is responsible for the NBTI
  • We guess that the energetic holes are
    responsible for the anomalous E-field dependence
    of NBTI

42
  • Mechanism of S/D bias enhanced NBTI
  • S/D bias causes the formation of energetic holes
    in the channel inversion layer
  • Energetic holes are captured by Si-H bonds
    causing weakened Si-H bond
  • Additional energies of the captured holes causes
    Si-H bond breaking

43
  • Summary (1)
  • High temperature process could effectively
    reduce the pre-existing charge trapping in HfO2
    gate stacks
  • For HfN/HfO2 gate stack, sub-1 nm EOT could be
    achieved even after a high temperature process

44
  • Summary (2)
  • Intrinsic characteristics of TDDB, NBTI and PBTI
    could be observed in the HfN/HfO2 with low
    pre-existing charge trapping
  • The combination of high temperature process and
    HfN/HfO2 gate stack is a potential solution for
    the application in sub-45 nm nodes technology

45
  • Summary (3)
  • Nitrogen trapping effect on the diffused H
    species is critical for DNBTI
  • S/D bias effect on NBTI is significant,
    especially in the short channel devices
  • New models on reliability evaluation, including
    nitrogen effect and S/D bias effect, is required
Write a Comment
User Comments (0)
About PowerShow.com